ARM ARM926EJ-S Spécifications

Naviguer en ligne ou télécharger Spécifications pour Processeurs ARM ARM926EJ-S. ARM ARM926EJ-S Specifications [en] [es] Manuel d'utilisatio

  • Télécharger
  • Ajouter à mon manuel
  • Imprimer
  • Page
    / 332
  • Table des matières
  • MARQUE LIVRES
  • Noté. / 5. Basé sur avis des utilisateurs

Résumé du contenu

Page 1 - ARM926EJ-S Development Chip

Copyright © 2004, 2006 ARM Limited. All rights reserved.ARM DDI 0287BARM926EJ-S Development ChipReference Manual

Page 2

List of Tablesx Copyright © 2004, 2006 ARM Limited. All rights reserved. ARM DDI 0287BTable 4-5 Bit patterns for GXI state for address channel ...

Page 3 - CE Declaration of Conformity

Memory Map and Memory Configuration 3-26 Copyright © 2004, 2006 ARM Limited. All rights reserved. ARM DDI 0287BFigure 3-14 shows the internal bus map

Page 4

Memory Map and Memory Configuration ARM DDI 0287B Copyright © 2004, 2006 ARM Limited. All rights reserved. 3-27Figure 3-15 Alias for REMAPSTATIC HIGH

Page 5 - Contents

Memory Map and Memory Configuration 3-28 Copyright © 2004, 2006 ARM Limited. All rights reserved. ARM DDI 0287BFigure 3-17 shows the internal bus map

Page 6

Memory Map and Memory Configuration ARM DDI 0287B Copyright © 2004, 2006 ARM Limited. All rights reserved. 3-293.2.6 APB address mapsFigure 3-19 shows

Page 7

Memory Map and Memory Configuration 3-30 Copyright © 2004, 2006 ARM Limited. All rights reserved. ARM DDI 0287BThe DMA APB address map is listed in Ta

Page 8

Memory Map and Memory Configuration ARM DDI 0287B Copyright © 2004, 2006 ARM Limited. All rights reserved. 3-313.2.7 MBX memory mapThe mapping of the

Page 9

Memory Map and Memory Configuration 3-32 Copyright © 2004, 2006 ARM Limited. All rights reserved. ARM DDI 0287B3.3 AHB signals to padsThis section des

Page 10 - List of Tables

Memory Map and Memory Configuration ARM DDI 0287B Copyright © 2004, 2006 ARM Limited. All rights reserved. 3-33HRESPM1[1:0] Input The transfer respons

Page 11

Memory Map and Memory Configuration 3-34 Copyright © 2004, 2006 ARM Limited. All rights reserved. ARM DDI 0287BHRESPM2[1:0] Input The transfer respons

Page 12

Part BControllers and Peripherals

Page 13 - List of Figures

List of TablesARM DDI 0287B Copyright © 2004, 2006 ARM Limited. All rights reserved. xiTable 8-1 DMA request and response signal descriptions ...

Page 15

ARM DDI 0287B Copyright © 2004, 2006 ARM Limited. All rights reserved. 4-1Chapter 4 AHB MonitorThis chapter describes the AHB Monitor in the ARM926EJ-

Page 16

AHB Monitor 4-2 Copyright © 2004, 2006 ARM Limited. All rights reserved. ARM DDI 0287B4.1 About the AHB monitorThe ARM926EJ-S Development Chip contain

Page 17 - • Feedback on page xxiii

AHB Monitor ARM DDI 0287B Copyright © 2004, 2006 ARM Limited. All rights reserved. 4-34.2 Functional descriptionThe AHB monitor interface is shown in

Page 18 - About this document

AHB Monitor 4-4 Copyright © 2004, 2006 ARM Limited. All rights reserved. ARM DDI 0287BAHB Monitor packet formatThere are 33 bits per data packet. To s

Page 19 - Preface

AHB Monitor ARM DDI 0287B Copyright © 2004, 2006 ARM Limited. All rights reserved. 4-5The total number of different NRs and NWs states, that are valid

Page 20

AHB Monitor 4-6 Copyright © 2004, 2006 ARM Limited. All rights reserved. ARM DDI 0287BAHB Cycle State encodingTable 4-3 shows the bit pattern encoding

Page 21

AHB Monitor ARM DDI 0287B Copyright © 2004, 2006 ARM Limited. All rights reserved. 4-7S_INCR16, Sequential_INCR16 0 0 0111 - - Y Y Y YNR_EXP1, Expansi

Page 22

AHB Monitor 4-8 Copyright © 2004, 2006 ARM Limited. All rights reserved. ARM DDI 0287BNR_APBCore, APB bridge to Core peripherals011101Y-- -Y-NR_AHBMON

Page 23 - Feedback

AHB Monitor ARM DDI 0287B Copyright © 2004, 2006 ARM Limited. All rights reserved. 4-9GXI Cycle States and EncodingThe GXI can perform concurrent read

Page 24

List of Tablesxii Copyright © 2004, 2006 ARM Limited. All rights reserved. ARM DDI 0287B

Page 25

AHB Monitor 4-10 Copyright © 2004, 2006 ARM Limited. All rights reserved. ARM DDI 0287B4.2.2 Profiling CountersThe Profiling Counters provide informat

Page 26

AHB Monitor ARM DDI 0287B Copyright © 2004, 2006 ARM Limited. All rights reserved. 4-11Accessing the Profiling CountersThe profiling counters of each

Page 27 - Introduction

AHB Monitor 4-12 Copyright © 2004, 2006 ARM Limited. All rights reserved. ARM DDI 0287BAs the AMBA AHB specification allows for divergent behavior in

Page 28 - Platform

AHB Monitor ARM DDI 0287B Copyright © 2004, 2006 ARM Limited. All rights reserved. 4-13Counted events on ARM-I layerThe ARM926EJ-S ARM-I BIU performs

Page 29 - Subsystem

AHB Monitor 4-14 Copyright © 2004, 2006 ARM Limited. All rights reserved. ARM DDI 0287BCounted events on CLCDC layerThe PrimeCell PL110 CLCDC BIU perf

Page 30 - 1.2 Functional description

AHB Monitor ARM DDI 0287B Copyright © 2004, 2006 ARM Limited. All rights reserved. 4-15Counted events on DMA-0 layerThe PrimeCell PL080 DMAC BIU can p

Page 31

AHB Monitor 4-16 Copyright © 2004, 2006 ARM Limited. All rights reserved. ARM DDI 0287BCounted events on DMA-1 layerThe PrimeCell PL080 DMAC BIU can p

Page 32

AHB Monitor ARM DDI 0287B Copyright © 2004, 2006 ARM Limited. All rights reserved. 4-17Counted events on EXPansion layerThe expansion layer is connect

Page 33

AHB Monitor 4-18 Copyright © 2004, 2006 ARM Limited. All rights reserved. ARM DDI 0287BCounted events on ARM-D layerThe ARM926EJ-S ARM-D BIU can perfo

Page 34

AHB Monitor ARM DDI 0287B Copyright © 2004, 2006 ARM Limited. All rights reserved. 4-19disables the counters during cycles that the DBGACK is asserted

Page 35 - 1.3 External interfaces

ARM DDI 0287B Copyright © 2004, 2006 ARM Limited. All rights reserved. xiiiList of FiguresARM926EJ-S Development Chip Reference ManualFigure 1-1 Typic

Page 36

AHB Monitor 4-20 Copyright © 2004, 2006 ARM Limited. All rights reserved. ARM DDI 0287BCtArmdPageWalkD Number of read transfers for D-side page table

Page 37 - 0x30000000

AHB Monitor ARM DDI 0287B Copyright © 2004, 2006 ARM Limited. All rights reserved. 4-21Counted Events on the MBX GXI LayerThe MBX connects to the MPMC

Page 38 - ARM D bus

AHB Monitor 4-22 Copyright © 2004, 2006 ARM Limited. All rights reserved. ARM DDI 0287BMiscellaneous Counted Events with the AHB MonitorTable 4-13 pre

Page 39

AHB Monitor ARM DDI 0287B Copyright © 2004, 2006 ARM Limited. All rights reserved. 4-234.3 AHB Monitor registersMany of the registers in the AHB monit

Page 40

AHB Monitor 4-24 Copyright © 2004, 2006 ARM Limited. All rights reserved. ARM DDI 0287BTable 4-14 AHB Monitor registersName Address DescriptionCtArmiR

Page 41 - Chapter 2

AHB Monitor ARM DDI 0287B Copyright © 2004, 2006 ARM Limited. All rights reserved. 4-25CtDma0WrSci0x101D024CCounter. See Ct<layer>Wr<x> on

Page 42 - 0x101E0000

AHB Monitor 4-26 Copyright © 2004, 2006 ARM Limited. All rights reserved. ARM DDI 0287BCtExpWr0x101D0404Counter. See Ct<layer>Wr on page 4-29.Ct

Page 43

AHB Monitor ARM DDI 0287B Copyright © 2004, 2006 ARM Limited. All rights reserved. 4-27CtArmdBurstSingle0x101D0508Counter. See Ct<layer>BurstSin

Page 44

AHB Monitor 4-28 Copyright © 2004, 2006 ARM Limited. All rights reserved. ARM DDI 0287BCtGxiRdDWaitThreshold0x101D06384-bit wide R/W Wait Threshold Re

Page 45

AHB Monitor ARM DDI 0287B Copyright © 2004, 2006 ARM Limited. All rights reserved. 4-294.3.1 Ct<layer>RdThere are six read count registers. Each

Page 46

List of Figuresxiv Copyright © 2004, 2006 ARM Limited. All rights reserved. ARM DDI 0287BFigure 3-11 AHB memory map with bridge remap and SMC ...

Page 47

AHB Monitor 4-30 Copyright © 2004, 2006 ARM Limited. All rights reserved. ARM DDI 0287BThese registers contain the total count of completed read trans

Page 48

AHB Monitor ARM DDI 0287B Copyright © 2004, 2006 ARM Limited. All rights reserved. 4-314.3.6 Ct<layer>BurstIncrThe read count registers are asso

Page 49

AHB Monitor 4-32 Copyright © 2004, 2006 ARM Limited. All rights reserved. ARM DDI 0287B4.3.9 CtExpBurstWrap8Only the EXPansion bus contains a master t

Page 50

AHB Monitor ARM DDI 0287B Copyright © 2004, 2006 ARM Limited. All rights reserved. 4-334.3.12 Ct<layer>BurstIncr16The INCR16 burst count registe

Page 51

AHB Monitor 4-34 Copyright © 2004, 2006 ARM Limited. All rights reserved. ARM DDI 0287B4.3.15 CtArmdPageWalk<x>The ARM926 data AHB interface use

Page 52

AHB Monitor ARM DDI 0287B Copyright © 2004, 2006 ARM Limited. All rights reserved. 4-35reset through the AHBMONRstCtrs. The counters associated with t

Page 53 - 2.2 Clock control

AHB Monitor 4-36 Copyright © 2004, 2006 ARM Limited. All rights reserved. ARM DDI 0287B4.3.20 <layer>WaitThreshold registerThe eight WaitThresho

Page 54 - Figure 2-5

AHB Monitor ARM DDI 0287B Copyright © 2004, 2006 ARM Limited. All rights reserved. 4-374.3.22 CtGxiRdThe MBX GXI performs a read transfer completely d

Page 55

AHB Monitor 4-38 Copyright © 2004, 2006 ARM Limited. All rights reserved. ARM DDI 0287B4.3.25 CtGxiPageChangeThe MBX transfers are limited to single w

Page 56

AHB Monitor ARM DDI 0287B Copyright © 2004, 2006 ARM Limited. All rights reserved. 4-394.3.29 AHBMONCtrlRegThe AHB Monitor disables all the event coun

Page 57

List of FiguresARM DDI 0287B Copyright © 2004, 2006 ARM Limited. All rights reserved. xvFigure 17-3 Nonvectored FIQ interrupt logic ...

Page 58

AHB Monitor 4-40 Copyright © 2004, 2006 ARM Limited. All rights reserved. ARM DDI 0287B4.3.33 AHBMONPeriphID 0 to 3Bits [7:0] of the four AHBMONPeriph

Page 59

AHB Monitor ARM DDI 0287B Copyright © 2004, 2006 ARM Limited. All rights reserved. 4-414.3.34 AHBMONPCellIDBits [7:0] of the four AHBMONPCellID[3:0] r

Page 60

AHB Monitor 4-42 Copyright © 2004, 2006 ARM Limited. All rights reserved. ARM DDI 0287B4.4 AHB Monitor signals on padsThe output signals are shown in

Page 61

ARM DDI 0287B Copyright © 2004, 2006 ARM Limited. All rights reserved. 5-1Chapter 5 Color LCD Controller (CLCDC)This chapter describes the display con

Page 62

Color LCD Controller (CLCDC) 5-2 Copyright © 2004, 2006 ARM Limited. All rights reserved. ARM DDI 0287B5.1 About the CLCDCThe PrimeCell Smart Color LC

Page 63

Color LCD Controller (CLCDC) ARM DDI 0287B Copyright © 2004, 2006 ARM Limited. All rights reserved. 5-3Besides data formatting, the CLCDC provides a s

Page 64

Color LCD Controller (CLCDC) 5-4 Copyright © 2004, 2006 ARM Limited. All rights reserved. ARM DDI 0287B5.2 Functional descriptionSimplified block diag

Page 65 - 2.4 JTAG logic

Color LCD Controller (CLCDC) ARM DDI 0287B Copyright © 2004, 2006 ARM Limited. All rights reserved. 5-5Figure 5-2 CLCDC block diagramClock andresetcon

Page 66

Color LCD Controller (CLCDC) 5-6 Copyright © 2004, 2006 ARM Limited. All rights reserved. ARM DDI 0287B5.2.1 RegistersThe base address of the ARM Prim

Page 67

Color LCD Controller (CLCDC) ARM DDI 0287B Copyright © 2004, 2006 ARM Limited. All rights reserved. 5-75.3 Hardware cursor extension to PL110The PL110

Page 68

List of Figuresxvi Copyright © 2004, 2006 ARM Limited. All rights reserved. ARM DDI 0287B

Page 69

Color LCD Controller (CLCDC) 5-8 Copyright © 2004, 2006 ARM Limited. All rights reserved. ARM DDI 0287BOperationAll cursor programming registers are a

Page 70

Color LCD Controller (CLCDC) ARM DDI 0287B Copyright © 2004, 2006 ARM Limited. All rights reserved. 5-9MovementThe following descriptions assume that

Page 71

Color LCD Controller (CLCDC) 5-10 Copyright © 2004, 2006 ARM Limited. All rights reserved. ARM DDI 0287BBecause the ClcdCrsrXY Register values are pos

Page 72

Color LCD Controller (CLCDC) ARM DDI 0287B Copyright © 2004, 2006 ARM Limited. All rights reserved. 5-11Image formatThe LCD frame buffer supports thre

Page 73

Color LCD Controller (CLCDC) 5-12 Copyright © 2004, 2006 ARM Limited. All rights reserved. ARM DDI 0287BFor 32x32 bit pixels, four cursors are held in

Page 74

Color LCD Controller (CLCDC) ARM DDI 0287B Copyright © 2004, 2006 ARM Limited. All rights reserved. 5-13Table 5-6 and Table 5-7 on page 5-14 list the

Page 75 - Chapter 3

Color LCD Controller (CLCDC) 5-14 Copyright © 2004, 2006 ARM Limited. All rights reserved. ARM DDI 0287BSoftware format for Windows CEThe software low

Page 76

Color LCD Controller (CLCDC) ARM DDI 0287B Copyright © 2004, 2006 ARM Limited. All rights reserved. 5-15Table 5-8 32x32 software mask storageExternal

Page 77

Color LCD Controller (CLCDC) 5-16 Copyright © 2004, 2006 ARM Limited. All rights reserved. ARM DDI 0287BPixel encodingEach pixel of the cursor require

Page 78

Color LCD Controller (CLCDC) ARM DDI 0287B Copyright © 2004, 2006 ARM Limited. All rights reserved. 5-175.3.2 Hardware cursor registersTable 5-1 lists

Page 79

ARM DDI 0287B Copyright © 2004, 2006 ARM Limited. All rights reserved. xviiPrefaceThis preface introduces the ARM926EJ-S Development Chip Reference Ma

Page 80

Color LCD Controller (CLCDC) 5-18 Copyright © 2004, 2006 ARM Limited. All rights reserved. ARM DDI 0287BCursor Image RAM RegisterThe CursorImage Regis

Page 81 - 2IIFKLS$+%EULGJH

Color LCD Controller (CLCDC) ARM DDI 0287B Copyright © 2004, 2006 ARM Limited. All rights reserved. 5-19Table 5-2 lists the register bit assignments.T

Page 82 - %XVPDWUL[

Color LCD Controller (CLCDC) 5-20 Copyright © 2004, 2006 ARM Limited. All rights reserved. ARM DDI 0287BCursor Configuration RegisterThe ClcdCrsrConfi

Page 83

Color LCD Controller (CLCDC) ARM DDI 0287B Copyright © 2004, 2006 ARM Limited. All rights reserved. 5-21Figure 5-9 shows the register bit assignments.

Page 84 - 0000 111

Color LCD Controller (CLCDC) 5-22 Copyright © 2004, 2006 ARM Limited. All rights reserved. ARM DDI 0287BTable 5-5 lists the register bit assignments.I

Page 85

Color LCD Controller (CLCDC) ARM DDI 0287B Copyright © 2004, 2006 ARM Limited. All rights reserved. 5-23Table 5-6 lists the register bit assignments.D

Page 86

Color LCD Controller (CLCDC) 5-24 Copyright © 2004, 2006 ARM Limited. All rights reserved. ARM DDI 0287BTable 5-7 lists the register bit assignments.C

Page 87 - +5($'<2876287

Color LCD Controller (CLCDC) ARM DDI 0287B Copyright © 2004, 2006 ARM Limited. All rights reserved. 5-25Cursor Raw Interrupt Status RegisterThe ClcdCr

Page 88

Color LCD Controller (CLCDC) 5-26 Copyright © 2004, 2006 ARM Limited. All rights reserved. ARM DDI 0287BCursor Masked Interrupt Status RegisterThe Clc

Page 89 - 3.2 Memory map options

Color LCD Controller (CLCDC) ARM DDI 0287B Copyright © 2004, 2006 ARM Limited. All rights reserved. 5-27Peripheral Identification RegistersThe CLCDPer

Page 90 - Controller

Preface xviii Copyright © 2004, 2006 ARM Limited. All rights reserved. ARM DDI 0287BAbout this documentThis document provides an overview of the ARM92

Page 91

Color LCD Controller (CLCDC) 5-28 Copyright © 2004, 2006 ARM Limited. All rights reserved. ARM DDI 0287BThe CLCDPeriphID0 Register is read-only. It is

Page 92

Color LCD Controller (CLCDC) ARM DDI 0287B Copyright © 2004, 2006 ARM Limited. All rights reserved. 5-29PrimeCell Identification RegistersThe CLCDPCel

Page 93

Color LCD Controller (CLCDC) 5-30 Copyright © 2004, 2006 ARM Limited. All rights reserved. ARM DDI 0287BThe CLCDPCellID2 Register is read-only. It is

Page 94 - 0x80000000

Color LCD Controller (CLCDC) ARM DDI 0287B Copyright © 2004, 2006 ARM Limited. All rights reserved. 5-315.4 CLCD signals on padsThe only external inpu

Page 95

Color LCD Controller (CLCDC) 5-32 Copyright © 2004, 2006 ARM Limited. All rights reserved. ARM DDI 0287B

Page 96

ARM DDI 0287B Copyright © 2004, 2006 ARM Limited. All rights reserved. 6-1Chapter 6 MOVE CoprocessorThis chapter describes the MOVE graphic coprocesso

Page 97

MOVE Coprocessor 6-2 Copyright © 2004, 2006 ARM Limited. All rights reserved. ARM DDI 0287B6.1 About the MOVE CoprocessorThe MOVE coprocessor is a vid

Page 98

MOVE Coprocessor ARM DDI 0287B Copyright © 2004, 2006 ARM Limited. All rights reserved. 6-3Figure 6-1 MOVE overviewControl logicRegisterbankDatapathMO

Page 99 - 0x03FFFFFF

MOVE Coprocessor 6-4 Copyright © 2004, 2006 ARM Limited. All rights reserved. ARM DDI 0287B

Page 100

ARM DDI 0287B Copyright © 2004, 2006 ARM Limited. All rights reserved. 7-1Chapter 7 MBX HR-S Graphics AcceleratorThis chapter describes the ARM MBX HR

Page 101 - • REMAPSTATIC HIGH

Preface ARM DDI 0287B Copyright © 2004, 2006 ARM Limited. All rights reserved. xixChapter 9 General Purpose Input Output (GPIO) Read this chapter for

Page 102

MBX HR-S Graphics Accelerator 7-2 Copyright © 2004, 2006 ARM Limited. All rights reserved. ARM DDI 0287B7.1 About the ARM MBX HR-SThe ARM MBX HR-S is

Page 103 - 3.2.6 APB address maps

MBX HR-S Graphics Accelerator ARM DDI 0287B Copyright © 2004, 2006 ARM Limited. All rights reserved. 7-3The ARM MBX HR-S operates on 3D scene data (se

Page 104

MBX HR-S Graphics Accelerator 7-4 Copyright © 2004, 2006 ARM Limited. All rights reserved. ARM DDI 0287B7.1.1 Features of the ARM MBX HR-SThe ARM MBX

Page 105 - Figure 3-20

MBX HR-S Graphics Accelerator ARM DDI 0287B Copyright © 2004, 2006 ARM Limited. All rights reserved. 7-57.1.2 Functional overviewPowerVR technology is

Page 106 - 3.3 AHB signals to pads

MBX HR-S Graphics Accelerator 7-6 Copyright © 2004, 2006 ARM Limited. All rights reserved. ARM DDI 0287B7.2 Memory map and registersThe MBX HR-S memor

Page 107

MBX HR-S Graphics Accelerator ARM DDI 0287B Copyright © 2004, 2006 ARM Limited. All rights reserved. 7-77.2.3 GX port memory interfaceThe MBX HR-S con

Page 108

MBX HR-S Graphics Accelerator 7-8 Copyright © 2004, 2006 ARM Limited. All rights reserved. ARM DDI 0287BFigure 7-2 MMU address translationBits [31:12]

Page 109 - Controllers and Peripherals

ARM DDI 0287B Copyright © 2004, 2006 ARM Limited. All rights reserved. 8-1Chapter 8 Direct Memory Access Controller (DMAC)This chapter describes DMAC

Page 110

Direct Memory Access Controller (DMAC) 8-2 Copyright © 2004, 2006 ARM Limited. All rights reserved. ARM DDI 0287B8.1 About the Direct Memory Access Co

Page 111 - Chapter 4

Direct Memory Access Controller (DMAC) ARM DDI 0287B Copyright © 2004, 2006 ARM Limited. All rights reserved. 8-3• Programmable DMA burst size. The DM

Page 112 - 4.1 About the AHB monitor

ii Copyright © 2004, 2006 ARM Limited. All rights reserved. ARM DDI 0287BARM926EJ-S Development Chip Reference ManualCopyright © 2004, 2006 ARM Limit

Page 113 - 4.2 Functional description

Preface xx Copyright © 2004, 2006 ARM Limited. All rights reserved. ARM DDI 0287BTypographical conventionsThe following typographical conventions are

Page 114 - 89181922232829 332

Direct Memory Access Controller (DMAC) 8-4 Copyright © 2004, 2006 ARM Limited. All rights reserved. ARM DDI 0287B8.2 Functional descriptionThe block d

Page 115

Direct Memory Access Controller (DMAC) ARM DDI 0287B Copyright © 2004, 2006 ARM Limited. All rights reserved. 8-58.2.1 Peripheral integrationThe alloc

Page 116

Direct Memory Access Controller (DMAC) 8-6 Copyright © 2004, 2006 ARM Limited. All rights reserved. ARM DDI 0287B8.2.2 RegistersThe PrimeCell DMAC ena

Page 117

Direct Memory Access Controller (DMAC) ARM DDI 0287B Copyright © 2004, 2006 ARM Limited. All rights reserved. 8-78.3 DMA signals on padsThe pad input

Page 118

Direct Memory Access Controller (DMAC) 8-8 Copyright © 2004, 2006 ARM Limited. All rights reserved. ARM DDI 0287B

Page 119

ARM DDI 0287B Copyright © 2004, 2006 ARM Limited. All rights reserved. 9-1Chapter 9 General Purpose Input Output (GPIO)This chapter describes the GPIO

Page 120

General Purpose Input Output (GPIO) 9-2 Copyright © 2004, 2006 ARM Limited. All rights reserved. ARM DDI 0287B9.1 About the ARM PrimeCell GPIO (PL061)

Page 121 - 0x101D0000

General Purpose Input Output (GPIO) ARM DDI 0287B Copyright © 2004, 2006 ARM Limited. All rights reserved. 9-39.2 Functional descriptionFigure 9-1 sho

Page 122

General Purpose Input Output (GPIO) 9-4 Copyright © 2004, 2006 ARM Limited. All rights reserved. ARM DDI 0287BNote For GPIO3, the GPAFIN[6:0] signals

Page 123

General Purpose Input Output (GPIO) ARM DDI 0287B Copyright © 2004, 2006 ARM Limited. All rights reserved. 9-59.3 GPIO signals on padsTable 9-2 descri

Page 124

Preface ARM DDI 0287B Copyright © 2004, 2006 ARM Limited. All rights reserved. xxiThe following publications provide reference information about the A

Page 125

General Purpose Input Output (GPIO) 9-6 Copyright © 2004, 2006 ARM Limited. All rights reserved. ARM DDI 0287B

Page 126

ARM DDI 0287B Copyright © 2004, 2006 ARM Limited. All rights reserved. 10-1Chapter 10 Multi-Port Memory Controller (MPMC)This chapter describes the MP

Page 127

Multi-Port Memory Controller (MPMC) 10-2 Copyright © 2004, 2006 ARM Limited. All rights reserved. ARM DDI 0287B10.1 About the ARM PrimeCell MPMC (GX17

Page 128

Multi-Port Memory Controller (MPMC) ARM DDI 0287B Copyright © 2004, 2006 ARM Limited. All rights reserved. 10-3• Power-saving modes dynamically contro

Page 129

Multi-Port Memory Controller (MPMC) 10-4 Copyright © 2004, 2006 ARM Limited. All rights reserved. ARM DDI 0287B10.1.2 Supported dynamic memory devices

Page 130

Multi-Port Memory Controller (MPMC) ARM DDI 0287B Copyright © 2004, 2006 ARM Limited. All rights reserved. 10-510.1.3 Supported static memory devicesT

Page 131

Multi-Port Memory Controller (MPMC) 10-6 Copyright © 2004, 2006 ARM Limited. All rights reserved. ARM DDI 0287B10.2 Functional descriptionFigure 10-1

Page 132

Multi-Port Memory Controller (MPMC) ARM DDI 0287B Copyright © 2004, 2006 ARM Limited. All rights reserved. 10-710.2.1 Implementation detailsThe follow

Page 133 - 4.3 AHB Monitor registers

Multi-Port Memory Controller (MPMC) 10-8 Copyright © 2004, 2006 ARM Limited. All rights reserved. ARM DDI 0287B10.3 MPMC signals on padsThe pad interf

Page 134

Multi-Port Memory Controller (MPMC) ARM DDI 0287B Copyright © 2004, 2006 ARM Limited. All rights reserved. 10-9nMPMCRASOUT Output Pad Row address str

Page 135

Preface xxii Copyright © 2004, 2006 ARM Limited. All rights reserved. ARM DDI 0287B• ARM PrimeCell Watchdog Controller (SP805) Technical Reference Man

Page 136

Multi-Port Memory Controller (MPMC) 10-10 Copyright © 2004, 2006 ARM Limited. All rights reserved. ARM DDI 0287B

Page 137

ARM DDI 0287B Copyright © 2004, 2006 ARM Limited. All rights reserved. 11-1Chapter 11 Real-Time Clock (RTC)This chapter describes the Real Time Clock

Page 138

Real-Time Clock (RTC) 11-2 Copyright © 2004, 2006 ARM Limited. All rights reserved. ARM DDI 0287B11.1 About the Real Time ClockThe PrimeCell Real Time

Page 139

Real-Time Clock (RTC) ARM DDI 0287B Copyright © 2004, 2006 ARM Limited. All rights reserved. 11-311.2 Functional descriptionThe release version used i

Page 140

Real-Time Clock (RTC) 11-4 Copyright © 2004, 2006 ARM Limited. All rights reserved. ARM DDI 0287B11.2.1 RegistersThe base address of the PrimeCell RTC

Page 141

ARM DDI 0287B Copyright © 2004, 2006 ARM Limited. All rights reserved. 12-1Chapter 12 Smart Card Interface (SCI)This chapter describes the SCI in the

Page 142 - CtExpBurstIncr8

Smart Card Interface (SCI) 12-2 Copyright © 2004, 2006 ARM Limited. All rights reserved. ARM DDI 0287B12.1 About the ARM SCIThe PrimeCell Smart Card I

Page 143

Smart Card Interface (SCI) ARM DDI 0287B Copyright © 2004, 2006 ARM Limited. All rights reserved. 12-312.1.1 Programmable parametersThe following key

Page 144

Smart Card Interface (SCI) 12-4 Copyright © 2004, 2006 ARM Limited. All rights reserved. ARM DDI 0287B12.2 Functional descriptionThe block diagram of

Page 145

Smart Card Interface (SCI) ARM DDI 0287B Copyright © 2004, 2006 ARM Limited. All rights reserved. 12-512.2.3 InterruptsThere are fifteen interrupts ge

Page 146

Preface ARM DDI 0287B Copyright © 2004, 2006 ARM Limited. All rights reserved. xxiiiFeedbackARM Limited welcomes feedback both on the ARM926EJ-S Devel

Page 147 - CtGxiRdDataWait

Smart Card Interface (SCI) 12-6 Copyright © 2004, 2006 ARM Limited. All rights reserved. ARM DDI 0287B12.3 SCI signals on padsThe SCI interface signal

Page 148

ARM DDI 0287B Copyright © 2004, 2006 ARM Limited. All rights reserved. 13-1Chapter 13 Synchronous Static Memory Controller (SSMC)This chapter describe

Page 149

Synchronous Static Memory Controller (SSMC) 13-2 Copyright © 2004, 2006 ARM Limited. All rights reserved. ARM DDI 0287B13.1 About the ARM PrimeCell SS

Page 150 - 4.3.33 AHBMONPeriphID 0 to 3

Synchronous Static Memory Controller (SSMC) ARM DDI 0287B Copyright © 2004, 2006 ARM Limited. All rights reserved. 13-3• external asynchronous wait co

Page 151 - It is set at the value of

Synchronous Static Memory Controller (SSMC) 13-4 Copyright © 2004, 2006 ARM Limited. All rights reserved. ARM DDI 0287B13.1.3 Supported memory devices

Page 152

Synchronous Static Memory Controller (SSMC) ARM DDI 0287B Copyright © 2004, 2006 ARM Limited. All rights reserved. 13-513.2 Functional descriptionThe

Page 153 - Color LCD Controller (CLCDC)

Synchronous Static Memory Controller (SSMC) 13-6 Copyright © 2004, 2006 ARM Limited. All rights reserved. ARM DDI 0287BIf the select signal CFGMPMCnSM

Page 154 - 5.1 About the CLCDC

Synchronous Static Memory Controller (SSMC) ARM DDI 0287B Copyright © 2004, 2006 ARM Limited. All rights reserved. 13-7Figure 13-3 Data multiplexorMPM

Page 155

Synchronous Static Memory Controller (SSMC) 13-8 Copyright © 2004, 2006 ARM Limited. All rights reserved. ARM DDI 0287B13.2.1 Implementation detailsTa

Page 156 - 5.2 Functional description

Synchronous Static Memory Controller (SSMC) ARM DDI 0287B Copyright © 2004, 2006 ARM Limited. All rights reserved. 13-913.3 SSMC signals on padsTable

Page 157 - ARM926EJ-S Dev. Chip

Preface xxiv Copyright © 2004, 2006 ARM Limited. All rights reserved. ARM DDI 0287B

Page 158

Synchronous Static Memory Controller (SSMC) 13-10 Copyright © 2004, 2006 ARM Limited. All rights reserved. ARM DDI 0287BnSMCS6 Output Chip select for

Page 159

ARM DDI 0287B Copyright © 2004, 2006 ARM Limited. All rights reserved. 14-1Chapter 14 Synchronous Serial Port (SSP)This chapter describes the SSP in t

Page 160 - 64 64 2 4 256

Synchronous Serial Port (SSP) 14-2 Copyright © 2004, 2006 ARM Limited. All rights reserved. ARM DDI 0287B14.1 About the ARM PrimeCell SSP (PL022)The P

Page 161 - ClcdCrsrXY(Y)

Synchronous Serial Port (SSP) ARM DDI 0287B Copyright © 2004, 2006 ARM Limited. All rights reserved. 14-3• Programmable choice of interface operation,

Page 162

Synchronous Serial Port (SSP) 14-4 Copyright © 2004, 2006 ARM Limited. All rights reserved. ARM DDI 0287B14.2 Functional descriptionThis section descr

Page 163 - 0x10120800

Synchronous Serial Port (SSP) ARM DDI 0287B Copyright © 2004, 2006 ARM Limited. All rights reserved. 14-514.2.2 RegistersThe base address of the Prime

Page 164 - Cursor0

Synchronous Serial Port (SSP) 14-6 Copyright © 2004, 2006 ARM Limited. All rights reserved. ARM DDI 0287B14.3 SSP signals on padsThe signals connected

Page 165

ARM DDI 0287B Copyright © 2004, 2006 ARM Limited. All rights reserved. 15-1Chapter 15 Dual Timer/CountersThis chapter describes the SP804 timer/counte

Page 166

Dual Timer/Counters 15-2 Copyright © 2004, 2006 ARM Limited. All rights reserved. ARM DDI 0287B15.1 About the ARM Dual-Timer module (SP804)The ARM Dua

Page 167

Dual Timer/Counters ARM DDI 0287B Copyright © 2004, 2006 ARM Limited. All rights reserved. 15-315.2 Functional descriptionThis section gives a basic o

Page 168

Part AIntroduction and Configuration

Page 169

Dual Timer/Counters 15-4 Copyright © 2004, 2006 ARM Limited. All rights reserved. ARM DDI 0287BFigure 15-1 shows a simplified block diagram of the mod

Page 170 - CrsrNumber[1:0]

Dual Timer/Counters ARM DDI 0287B Copyright © 2004, 2006 ARM Limited. All rights reserved. 15-515.2.2 Programmable parametersThe following Dual-Timer

Page 171

Dual Timer/Counters 15-6 Copyright © 2004, 2006 ARM Limited. All rights reserved. ARM DDI 0287B

Page 172 - CrsrSize

ARM DDI 0287B Copyright © 2004, 2006 ARM Limited. All rights reserved. 16-1Chapter 16 UART ControllerThis chapter describes the UART peripherals in th

Page 173 - CrsrY Undefined CrsrX

UART Controller 16-2 Copyright © 2004, 2006 ARM Limited. All rights reserved. ARM DDI 0287B16.1 About the ARM PrimeCell UART (PL011)The PrimeCell UART

Page 174 - CrsrClipY CrsrClipX

UART Controller ARM DDI 0287B Copyright © 2004, 2006 ARM Limited. All rights reserved. 16-3• Independent masking of transmit FIFO, receive FIFO, recei

Page 175

UART Controller 16-4 Copyright © 2004, 2006 ARM Limited. All rights reserved. ARM DDI 0287B16.2 Functional descriptionFigure 16-1 shows a block diagra

Page 176

UART Controller ARM DDI 0287B Copyright © 2004, 2006 ARM Limited. All rights reserved. 16-516.2.1 Clock signalsThe UARTs can be clocks from an interna

Page 177

UART Controller 16-6 Copyright © 2004, 2006 ARM Limited. All rights reserved. ARM DDI 0287BProgrammable parametersThe following key parameters are pro

Page 178

UART Controller ARM DDI 0287B Copyright © 2004, 2006 ARM Limited. All rights reserved. 16-716.2.5 Implementation detailsThe following inputs are tied

Page 180

UART Controller 16-8 Copyright © 2004, 2006 ARM Limited. All rights reserved. ARM DDI 0287B16.3 UART signals on padsThe signals connected to pads are

Page 181 - 0xFF0-0xFFC

UART Controller ARM DDI 0287B Copyright © 2004, 2006 ARM Limited. All rights reserved. 16-9nUART0DTR Output UART Data Terminal Ready modem status sign

Page 182

UART Controller 16-10 Copyright © 2004, 2006 ARM Limited. All rights reserved. ARM DDI 0287B

Page 183 - 5.4 CLCD signals on pads

ARM DDI 0287B Copyright © 2004, 2006 ARM Limited. All rights reserved. 17-1Chapter 17 Vectored Interrupt Controller (VIC)This chapter describes the ve

Page 184

Vectored Interrupt Controller (VIC) 17-2 Copyright © 2004, 2006 ARM Limited. All rights reserved. ARM DDI 0287B17.1 About the ARM PrimeCell Vectored I

Page 185 - MOVE Coprocessor

Vectored Interrupt Controller (VIC) ARM DDI 0287B Copyright © 2004, 2006 ARM Limited. All rights reserved. 17-3Only a single FIQ source at a time is g

Page 186

Vectored Interrupt Controller (VIC) 17-4 Copyright © 2004, 2006 ARM Limited. All rights reserved. ARM DDI 0287B17.2 Functional descriptionFigure 17-1

Page 187 - Figure 6-1 MOVE overview

Vectored Interrupt Controller (VIC) ARM DDI 0287B Copyright © 2004, 2006 ARM Limited. All rights reserved. 17-517.2.1 Interrupt request logicThe inter

Page 188

Vectored Interrupt Controller (VIC) 17-6 Copyright © 2004, 2006 ARM Limited. All rights reserved. ARM DDI 0287B17.2.2 Nonvectored FIQ interrupt logicT

Page 189 - MBX HR-S Graphics Accelerator

Vectored Interrupt Controller (VIC) ARM DDI 0287B Copyright © 2004, 2006 ARM Limited. All rights reserved. 17-717.2.4 Vectored interrupt blockThere ar

Page 190 - 0x40000000

ARM DDI 0287B Copyright © 2004, 2006 ARM Limited. All rights reserved. 1-1Chapter 1 IntroductionThis chapter introduces the ARM926EJ-S Development Chi

Page 191

Vectored Interrupt Controller (VIC) 17-8 Copyright © 2004, 2006 ARM Limited. All rights reserved. ARM DDI 0287B17.2.5 Interrupt priority logicThe inte

Page 192

Vectored Interrupt Controller (VIC) ARM DDI 0287B Copyright © 2004, 2006 ARM Limited. All rights reserved. 17-917.2.6 Vectored interruptsA vectored in

Page 193

Vectored Interrupt Controller (VIC) 17-10 Copyright © 2004, 2006 ARM Limited. All rights reserved. ARM DDI 0287B17.2.9 Implementation detailsThe tied

Page 194 - 7.2 Memory map and registers

Vectored Interrupt Controller (VIC) ARM DDI 0287B Copyright © 2004, 2006 ARM Limited. All rights reserved. 17-1117.3 VIC signals on padsThe interrupt

Page 195

Vectored Interrupt Controller (VIC) 17-12 Copyright © 2004, 2006 ARM Limited. All rights reserved. ARM DDI 0287B

Page 196 - Static registers

ARM DDI 0287B Copyright © 2004, 2006 ARM Limited. All rights reserved. 18-1Chapter 18 ARM Vector Floating Point Coprocessor (VFP9)This chapter describ

Page 197 - Chapter 8

ARM Vector Floating Point Coprocessor (VFP9) 18-2 Copyright © 2004, 2006 ARM Limited. All rights reserved. ARM DDI 0287B18.1 About the VFP9-S coproces

Page 198 - 0x10130000

ARM Vector Floating Point Coprocessor (VFP9) ARM DDI 0287B Copyright © 2004, 2006 ARM Limited. All rights reserved. 18-318.2 ARMv5TE coprocessor exten

Page 199

ARM Vector Floating Point Coprocessor (VFP9) 18-4 Copyright © 2004, 2006 ARM Limited. All rights reserved. ARM DDI 0287B18.3 VFP9-S system control and

Page 200 - 8.2 Functional description

ARM Vector Floating Point Coprocessor (VFP9) ARM DDI 0287B Copyright © 2004, 2006 ARM Limited. All rights reserved. 18-5Access to the FPEXC, FPINST, a

Page 201

Introduction 1-2 Copyright © 2004, 2006 ARM Limited. All rights reserved. ARM DDI 0287B1.1 About the ARM926EJ-S Development ChipThe ARM926EJ-S Develop

Page 202

ARM Vector Floating Point Coprocessor (VFP9) 18-6 Copyright © 2004, 2006 ARM Limited. All rights reserved. ARM DDI 0287B18.4 Modes of operationThe VFP

Page 203 - 8.3 DMA signals on pads

ARM Vector Floating Point Coprocessor (VFP9) ARM DDI 0287B Copyright © 2004, 2006 ARM Limited. All rights reserved. 18-7• A float-to-integer conversio

Page 204

ARM Vector Floating Point Coprocessor (VFP9) 18-8 Copyright © 2004, 2006 ARM Limited. All rights reserved. ARM DDI 0287B18.4.4 RunFast ModeRunFast mod

Page 205 - Chapter 9

ARM DDI 0287B Copyright © 2004, 2006 ARM Limited. All rights reserved. 19-1Chapter 19 Watchdog TimerThis chapter describes the Watchdog timer in the A

Page 206 - 0x101E7000

Watchdog Timer 19-2 Copyright © 2004, 2006 ARM Limited. All rights reserved. ARM DDI 0287B19.1 About the Watchdog module (SP805)The Watchdog module is

Page 207 - 9.2 Functional description

Watchdog Timer ARM DDI 0287B Copyright © 2004, 2006 ARM Limited. All rights reserved. 19-319.2 Functional descriptionFigure 19-1 shows a simplified bl

Page 208

Watchdog Timer 19-4 Copyright © 2004, 2006 ARM Limited. All rights reserved. ARM DDI 0287Bdisables write accesses to all registers except the Lock Reg

Page 209 - 9.3 GPIO signals on pads

ARM DDI 0287B Copyright © 2004, 2006 ARM Limited. All rights reserved. A-1Appendix A Signals on PadsThis appendix lists the signals on the ARM926EJ-S

Page 210

Signals on Pads A-2 Copyright © 2004, 2006 ARM Limited. All rights reserved. ARM DDI 0287BA.1 Pad signals by functionTable A-1 lists the pad signals a

Page 211 - Chapter 10

Signals on Pads ARM DDI 0287B Copyright © 2004, 2006 ARM Limited. All rights reserved. A-3AHB M1 HADDRM1[9] Address bus T 8 AJ33AHB M1 HADDRM1[10] Add

Page 212 - 0x10110000

Introduction ARM DDI 0287B Copyright © 2004, 2006 ARM Limited. All rights reserved. 1-3The block diagram in Figure 1-2 shows the internal buses and th

Page 213

Signals on Pads A-4 Copyright © 2004, 2006 ARM Limited. All rights reserved. ARM DDI 0287BAHB M1 HBURSTM1[2] Transfer burst length T 8 AD34AHB M1 HBUS

Page 214

Signals on Pads ARM DDI 0287B Copyright © 2004, 2006 ARM Limited. All rights reserved. A-5AHB M1 HDATAM1[23] Data bus B 8 V28AHB M1 HDATAM1[24] Data b

Page 215

Signals on Pads A-6 Copyright © 2004, 2006 ARM Limited. All rights reserved. ARM DDI 0287BAHB M2 HADDRM2[2] Address bus T 8 M33AHB M2 HADDRM2[3] Addre

Page 216

Signals on Pads ARM DDI 0287B Copyright © 2004, 2006 ARM Limited. All rights reserved. A-7AHB M2 HADDRM2[27] Address bus T 8 M29AHB M2 HADDRM2[28] Add

Page 217

Signals on Pads A-8 Copyright © 2004, 2006 ARM Limited. All rights reserved. ARM DDI 0287BAHB M2 HDATAM2[16] Data bus B 8 C30AHB M2 HDATAM2[17] Data b

Page 218 - 10.3 MPMC signals on pads

Signals on Pads ARM DDI 0287B Copyright © 2004, 2006 ARM Limited. All rights reserved. A-9AHB M2 HSIZEM2[0] Transfer size T 8 K30AHB M2 HSIZEM2[1] Tra

Page 219

Signals on Pads A-10 Copyright © 2004, 2006 ARM Limited. All rights reserved. ARM DDI 0287BAHB S HADDRS[20] Address bus I - F5AHB S HADDRS[21] Address

Page 220

Signals on Pads ARM DDI 0287B Copyright © 2004, 2006 ARM Limited. All rights reserved. A-11AHB S HDATAS[10] Data bus B 8 B11AHB S HDATAS[11] Data bus

Page 221 - Real-Time Clock (RTC)

Signals on Pads A-12 Copyright © 2004, 2006 ARM Limited. All rights reserved. ARM DDI 0287BAHB S HPROTS[2] Protection Control I - H1AHB S HPROTS[3] Pr

Page 222 - 0xFFFFFFFF

Signals on Pads ARM DDI 0287B Copyright © 2004, 2006 ARM Limited. All rights reserved. A-13AHB Monitor AHBMONITOR[14] Debug information O 8 F23AHB Mon

Page 223 - 11.2 Functional description

ARM DDI 0287B Copyright © 2004, 2006 ARM Limited. All rights reserved. iiiConformance NoticesThis section contains conformance notices. Federal Commu

Page 224

Introduction 1-4 Copyright © 2004, 2006 ARM Limited. All rights reserved. ARM DDI 0287B1.2 Functional descriptionThe ARM926EJ-S Development Chip compr

Page 225 - Smart Card Interface (SCI)

Signals on Pads A-14 Copyright © 2004, 2006 ARM Limited. All rights reserved. ARM DDI 0287BCLCDC CLD[2] Data bus O 4 AL23CLCDC CLD[3] Data bus O 4 AP2

Page 226 - 12.1 About the ARM SCI

Signals on Pads ARM DDI 0287B Copyright © 2004, 2006 ARM Limited. All rights reserved. A-15CLCDC CLPOWER Panel power enable O 4 AM22Clock HCLKM1 Async

Page 227

Signals on Pads A-16 Copyright © 2004, 2006 ARM Limited. All rights reserved. ARM DDI 0287BDMAC DMACLBREQ[0] Last Burst Transfer Request I - N1DMAC DM

Page 228 - 12.2 Functional description

Signals on Pads ARM DDI 0287B Copyright © 2004, 2006 ARM Limited. All rights reserved. A-17ETM ETMEXTOUT[0] Debug cross trigger support O 12 A14ETM ET

Page 229

Signals on Pads A-18 Copyright © 2004, 2006 ARM Limited. All rights reserved. ARM DDI 0287BGPIO 0 GP0[1] General Purpose I/O B 8 AJ5GPIO 0 GP0[2] Gene

Page 230 - 12.3 SCI signals on pads

Signals on Pads ARM DDI 0287B Copyright © 2004, 2006 ARM Limited. All rights reserved. A-19GPIO 3 GP3[2] General Purpose I/O B 4 AL6GPIO 3 GP3[3] Gene

Page 231 - Chapter 13

Signals on Pads A-20 Copyright © 2004, 2006 ARM Limited. All rights reserved. ARM DDI 0287BMPMC MPMCADDR[5] Address bus O 12 AA4MPMC MPMCADDR[6] Add

Page 232 - 0x10100000

Signals on Pads ARM DDI 0287B Copyright © 2004, 2006 ARM Limited. All rights reserved. A-21MPMC MPMCDATA[6] Data bus B 8 AD4MPMC MPMCDATA[7] Data bu

Page 233

Signals on Pads A-22 Copyright © 2004, 2006 ARM Limited. All rights reserved. ARM DDI 0287BMPMC MPMCDATA[31] Data bus B 8 AE7MPMC MPMCDQM[0] Data ma

Page 234

Signals on Pads ARM DDI 0287B Copyright © 2004, 2006 ARM Limited. All rights reserved. A-23Power VDDC[6] Core Power PC - AH3Power VDDC[7] Core Power P

Page 235 - Dev. Chip

Introduction ARM DDI 0287B Copyright © 2004, 2006 ARM Limited. All rights reserved. 1-5AHB Monitor The AHB Monitor block outputs transaction informati

Page 236 - Multiplex

Signals on Pads A-24 Copyright © 2004, 2006 ARM Limited. All rights reserved. ARM DDI 0287BPower VDDIO[3] I/O Power PIO - AL1Power VDDIO[4] I/O Power

Page 237

Signals on Pads ARM DDI 0287B Copyright © 2004, 2006 ARM Limited. All rights reserved. A-25Power VDDIO[28] I/O Power PIO - D19Power VDDIO[29] I/O Powe

Page 238 - 13.2.1 Implementation details

Signals on Pads A-26 Copyright © 2004, 2006 ARM Limited. All rights reserved. ARM DDI 0287BPower VDDIO[53] I/O Power PIO - D34Power VDDIO[54] I/O Powe

Page 239 - 13.3 SSMC signals on pads

Signals on Pads ARM DDI 0287B Copyright © 2004, 2006 ARM Limited. All rights reserved. A-27SSMC nSTATICCS[2] Chip select O 8 AN20SSMC nSTATICCS[3] Chi

Page 240

Signals on Pads A-28 Copyright © 2004, 2006 ARM Limited. All rights reserved. ARM DDI 0287BSSMC SMADDR[19] Address bus O 12 AN17SSMC SMADDR[20] Addres

Page 241 - Synchronous Serial Port (SSP)

Signals on Pads ARM DDI 0287B Copyright © 2004, 2006 ARM Limited. All rights reserved. A-29SSMC SMDATA[12] Data bus B 8 AK12SSMC SMDATA[13] Data bus B

Page 242 - 0x101F4000

Signals on Pads A-30 Copyright © 2004, 2006 ARM Limited. All rights reserved. ARM DDI 0287BSSP SSPCLKIN Clock input I - C20SSP SSPCLKOUT Clock output

Page 243

Signals on Pads ARM DDI 0287B Copyright © 2004, 2006 ARM Limited. All rights reserved. A-31UART 2 UART2RXD Received serial data I - AJ29UART 2 UART2TX

Page 244 - 14.2 Functional description

Signals on Pads A-32 Copyright © 2004, 2006 ARM Limited. All rights reserved. ARM DDI 0287B

Page 245

ARM DDI 0287B Copyright © 2004, 2006 ARM Limited. All rights reserved. B-1Appendix B Mechanical and Electrical SpecificationsThis appendix contains th

Page 246 - 14.3 SSP signals on pads

Introduction 1-6 Copyright © 2004, 2006 ARM Limited. All rights reserved. ARM DDI 0287BDirect Memory Access Controller (DMAC) Direct memory access can

Page 247 - Dual Timer/Counters

Mechanical and Electrical Specifications B-2 Copyright © 2004, 2006 ARM Limited. All rights reserved. ARM DDI 0287BB.1 Mechanical detailsFigure B-1 sh

Page 248 - 0x101E3000

Mechanical and Electrical Specifications ARM DDI 0287B Copyright © 2004, 2006 ARM Limited. All rights reserved. B-3B.2 Electrical specificationThis se

Page 249 - 15.2 Functional description

Mechanical and Electrical Specifications B-4 Copyright © 2004, 2006 ARM Limited. All rights reserved. ARM DDI 0287BB.2.2 Power estimationTable B-3 sho

Page 250 - Clock control

ARM DDI 0287B Copyright © 2004, 2006 ARM Limited. All rights reserved. C-1Appendix C Timing SpecificationThis appendix provides the AC timing paramete

Page 251

Timing Specification C-2 Copyright © 2004, 2006 ARM Limited. All rights reserved. ARM DDI 0287BC.1 About the timing parametersFigure C-1 shows the par

Page 252

Timing Specification ARM DDI 0287B Copyright © 2004, 2006 ARM Limited. All rights reserved. C-3C.2 AHB bus timingTable C-1 lists the timing for the AH

Page 253 - UART Controller

Timing Specification C-4 Copyright © 2004, 2006 ARM Limited. All rights reserved. ARM DDI 0287BC.3 Memory timingTable C-2 shows the memory timing. For

Page 254 - 0x101F3000

Timing Specification ARM DDI 0287B Copyright © 2004, 2006 ARM Limited. All rights reserved. C-5C.4 Peripheral timingTable C-3 shows the peripheral and

Page 255

Timing Specification C-6 Copyright © 2004, 2006 ARM Limited. All rights reserved. ARM DDI 0287B

Page 256 - 16.2 Functional description

ARM DDI 0287B Copyright © 2004, 2006 ARM Limited. All rights reserved. Index-1IndexThe items in this index are listed in alphabetical order, with symb

Page 257

Introduction ARM DDI 0287B Copyright © 2004, 2006 ARM Limited. All rights reserved. 1-7For more information on the timers, see the ARM Dual-Timer Modu

Page 258

IndexIndex-2 Copyright © 2004, 2006 ARM Limited. All rights reserved. ARM DDI 0287BSCI 12-6signals 2-32SSMC 13-9SSP 14-4Watchdog 19-3CoreDMA

Page 259

IndexARM DDI 0287B Copyright © 2004, 2006 ARM Limited. All rights reserved. Index-3RRTC 1-6base address 11-4input clock 11-2reserved locations

Page 260 - 16.3 UART signals on pads

IndexIndex-4 Copyright © 2004, 2006 ARM Limited. All rights reserved. ARM DDI 0287Bpin numbering B-2SSMC 1-5features 13-2I/O connections 13-5p

Page 261

Introduction 1-8 Copyright © 2004, 2006 ARM Limited. All rights reserved. ARM DDI 0287BFor more information on the CLCDC, see the ARM PrimeCell Color

Page 262

Introduction ARM DDI 0287B Copyright © 2004, 2006 ARM Limited. All rights reserved. 1-91.3 External interfacesThe ARM926EJ-S Development Chip supports

Page 263 - Chapter 17

Introduction 1-10 Copyright © 2004, 2006 ARM Limited. All rights reserved. ARM DDI 0287B1.3.1 External memory supportTwo memory interfaces are provide

Page 264 - 0x10140000

Introduction ARM DDI 0287B Copyright © 2004, 2006 ARM Limited. All rights reserved. 1-11Default memory mapThe default memory map is divided into the r

Page 265

Introduction 1-12 Copyright © 2004, 2006 ARM Limited. All rights reserved. ARM DDI 0287BFigure 1-3 Default system bus memory map for ARM DATA AHB bus0

Page 266 - 17.2 Functional description

Introduction ARM DDI 0287B Copyright © 2004, 2006 ARM Limited. All rights reserved. 1-131.3.2 DMA supportThe PrimeCell Dual-Master DMAC is provided to

Page 267

iv Copyright © 2004, 2006 ARM Limited. All rights reserved. ARM DDI 0287B

Page 268

Introduction 1-14 Copyright © 2004, 2006 ARM Limited. All rights reserved. ARM DDI 0287B

Page 269

ARM DDI 0287B Copyright © 2004, 2006 ARM Limited. All rights reserved. 2-1Chapter 2 System Controller and Configuration LogicThis chapter describes th

Page 270

System Controller and Configuration Logic 2-2 Copyright © 2004, 2006 ARM Limited. All rights reserved. ARM DDI 0287B2.1 About the System ControllerThe

Page 271 - 0xFFFFF000

System Controller and Configuration Logic ARM DDI 0287B Copyright © 2004, 2006 ARM Limited. All rights reserved. 2-32.1.2 Interrupt response modeTo en

Page 272 - 17.2.9 Implementation details

System Controller and Configuration Logic 2-4 Copyright © 2004, 2006 ARM Limited. All rights reserved. ARM DDI 0287B2.1.4 Low battery handlingTwo inpu

Page 273 - 17.3 VIC signals on pads

System Controller and Configuration Logic ARM DDI 0287B Copyright © 2004, 2006 ARM Limited. All rights reserved. 2-5Figure 2-1 Enable signal generatio

Page 274

System Controller and Configuration Logic 2-6 Copyright © 2004, 2006 ARM Limited. All rights reserved. ARM DDI 0287BThe Watchdog module enable is gene

Page 275 - Chapter 18

System Controller and Configuration Logic ARM DDI 0287B Copyright © 2004, 2006 ARM Limited. All rights reserved. 2-72.1.8 System mode controlA system

Page 276

System Controller and Configuration Logic 2-8 Copyright © 2004, 2006 ARM Limited. All rights reserved. ARM DDI 0287BIf the nPOR input is activated, th

Page 277

System Controller and Configuration Logic ARM DDI 0287B Copyright © 2004, 2006 ARM Limited. All rights reserved. 2-9It is possible to override the mod

Page 278

ARM DDI 0287B Copyright © 2004, 2006 ARM Limited. All rights reserved. vContentsARM926EJ-S Development Chip Reference ManualPrefaceAbout this document

Page 279

System Controller and Configuration Logic 2-10 Copyright © 2004, 2006 ARM Limited. All rights reserved. ARM DDI 0287BDOZE modeIn DOZE mode, the system

Page 280 - 18.4 Modes of operation

System Controller and Configuration Logic ARM DDI 0287B Copyright © 2004, 2006 ARM Limited. All rights reserved. 2-11PLL control transition state, PLL

Page 281

System Controller and Configuration Logic 2-12 Copyright © 2004, 2006 ARM Limited. All rights reserved. ARM DDI 0287BCore clock controlTo enable the s

Page 282

System Controller and Configuration Logic ARM DDI 0287B Copyright © 2004, 2006 ARM Limited. All rights reserved. 2-132.2 Clock controlThe operation of

Page 283 - Watchdog Timer

System Controller and Configuration Logic 2-14 Copyright © 2004, 2006 ARM Limited. All rights reserved. ARM DDI 0287BAn example of external clock sour

Page 284 - 0x101E1000

System Controller and Configuration Logic ARM DDI 0287B Copyright © 2004, 2006 ARM Limited. All rights reserved. 2-15The clock and reset controller ha

Page 285 - 19.2 Functional description

System Controller and Configuration Logic 2-16 Copyright © 2004, 2006 ARM Limited. All rights reserved. ARM DDI 0287BIn the example shown in Figure 2-

Page 286 - 0x101E1FDC

System Controller and Configuration Logic ARM DDI 0287B Copyright © 2004, 2006 ARM Limited. All rights reserved. 2-172.2.2 SDRAM interaction with freq

Page 287 - Signals on Pads

System Controller and Configuration Logic 2-18 Copyright © 2004, 2006 ARM Limited. All rights reserved. ARM DDI 0287B2.2.3 Peripheral clock selectionT

Page 288 - A.1 Pad signals by function

System Controller and Configuration Logic ARM DDI 0287B Copyright © 2004, 2006 ARM Limited. All rights reserved. 2-192.3 External configuration signal

Page 289

Contentsvi Copyright © 2004, 2006 ARM Limited. All rights reserved. ARM DDI 0287BChapter 3 Memory Map and Memory Configuration3.1 Overview of the AMBA

Page 290

System Controller and Configuration Logic 2-20 Copyright © 2004, 2006 ARM Limited. All rights reserved. ARM DDI 0287BTable 2-3 Configuration signal de

Page 291

System Controller and Configuration Logic ARM DDI 0287B Copyright © 2004, 2006 ARM Limited. All rights reserved. 2-21CFGREMAPDYEXEN ARM926EJ-S Develop

Page 292

System Controller and Configuration Logic 2-22 Copyright © 2004, 2006 ARM Limited. All rights reserved. ARM DDI 0287BCFGHCLKEXTDIVSEL[2:0] Clock and r

Page 293

System Controller and Configuration Logic ARM DDI 0287B Copyright © 2004, 2006 ARM Limited. All rights reserved. 2-23CFGAHBSASYNC On-chip AHB bridge a

Page 294

System Controller and Configuration Logic 2-24 Copyright © 2004, 2006 ARM Limited. All rights reserved. ARM DDI 0287BFigure 2-6 Power-on configuration

Page 295

System Controller and Configuration Logic ARM DDI 0287B Copyright © 2004, 2006 ARM Limited. All rights reserved. 2-252.4 JTAG logicThe JTAG interface

Page 296

System Controller and Configuration Logic 2-26 Copyright © 2004, 2006 ARM Limited. All rights reserved. ARM DDI 0287BFigure 2-7 JTAG Test Access PortE

Page 297

System Controller and Configuration Logic ARM DDI 0287B Copyright © 2004, 2006 ARM Limited. All rights reserved. 2-27Figure 2-8 Multi-ICE synchronizat

Page 298

System Controller and Configuration Logic 2-28 Copyright © 2004, 2006 ARM Limited. All rights reserved. ARM DDI 0287B2.5 Implementation details for th

Page 299

System Controller and Configuration Logic ARM DDI 0287B Copyright © 2004, 2006 ARM Limited. All rights reserved. 2-29The following system controller i

Page 300

ContentsARM DDI 0287B Copyright © 2004, 2006 ARM Limited. All rights reserved. viiChapter 12 Smart Card Interface (SCI)12.1 About the ARM SCI ...

Page 301

System Controller and Configuration Logic 2-30 Copyright © 2004, 2006 ARM Limited. All rights reserved. ARM DDI 0287B2.6 Control, configuration, and t

Page 302

System Controller and Configuration Logic ARM DDI 0287B Copyright © 2004, 2006 ARM Limited. All rights reserved. 2-31Table 2-6 lists the reset and con

Page 303

System Controller and Configuration Logic 2-32 Copyright © 2004, 2006 ARM Limited. All rights reserved. ARM DDI 0287BTable 2-7 lists the clock signals

Page 304

System Controller and Configuration Logic ARM DDI 0287B Copyright © 2004, 2006 ARM Limited. All rights reserved. 2-33Table 2-8 lists the JTAG signals.

Page 305

System Controller and Configuration Logic 2-34 Copyright © 2004, 2006 ARM Limited. All rights reserved. ARM DDI 0287B

Page 306

ARM DDI 0287B Copyright © 2004, 2006 ARM Limited. All rights reserved. 3-1Chapter 3 Memory Map and Memory ConfigurationThis chapter describes the AMBA

Page 307

Memory Map and Memory Configuration 3-2 Copyright © 2004, 2006 ARM Limited. All rights reserved. ARM DDI 0287B3.1 Overview of the AMBA buses in the AR

Page 308

Memory Map and Memory Configuration ARM DDI 0287B Copyright © 2004, 2006 ARM Limited. All rights reserved. 3-3Six AHB buses are provided:ARM I AHB Th

Page 309

Memory Map and Memory Configuration 3-4 Copyright © 2004, 2006 ARM Limited. All rights reserved. ARM DDI 0287BFigure 3-1 Bus matrix configurationSyste

Page 310

Memory Map and Memory Configuration ARM DDI 0287B Copyright © 2004, 2006 ARM Limited. All rights reserved. 3-5The ARM926EJ-S PXP Slave Expansion AHB i

Page 311

Contentsviii Copyright © 2004, 2006 ARM Limited. All rights reserved. ARM DDI 0287BAppendix C Timing SpecificationC.1 About the timing parameters ...

Page 312

Memory Map and Memory Configuration 3-6 Copyright © 2004, 2006 ARM Limited. All rights reserved. ARM DDI 0287B3.1.3 AHB restrictionsUsing a multilayer

Page 313

Memory Map and Memory Configuration ARM DDI 0287B Copyright © 2004, 2006 ARM Limited. All rights reserved. 3-7Figure 3-2 AHB M1 interface+%85670287&g

Page 314

Memory Map and Memory Configuration 3-8 Copyright © 2004, 2006 ARM Limited. All rights reserved. ARM DDI 0287BFigure 3-3 AHB M2 interface+%85670287&g

Page 315

Memory Map and Memory Configuration ARM DDI 0287B Copyright © 2004, 2006 ARM Limited. All rights reserved. 3-9The bridge AHB master output signals dri

Page 316

Memory Map and Memory Configuration 3-10 Copyright © 2004, 2006 ARM Limited. All rights reserved. ARM DDI 0287BThe multiplexor control determines whic

Page 317

Memory Map and Memory Configuration ARM DDI 0287B Copyright © 2004, 2006 ARM Limited. All rights reserved. 3-11the bridge are combinatorial. As there

Page 318

Memory Map and Memory Configuration 3-12 Copyright © 2004, 2006 ARM Limited. All rights reserved. ARM DDI 0287BThe bridge can operate in four modes th

Page 319 - Appendix B

Memory Map and Memory Configuration ARM DDI 0287B Copyright © 2004, 2006 ARM Limited. All rights reserved. 3-13Figure 3-4 AHB S interface+%85676,1>

Page 320 - B.1 Mechanical details

Memory Map and Memory Configuration 3-14 Copyright © 2004, 2006 ARM Limited. All rights reserved. ARM DDI 0287B3.1.5 EndiannessThe ARM926EJ-S Developm

Page 321 - B.2 Electrical specification

Memory Map and Memory Configuration ARM DDI 0287B Copyright © 2004, 2006 ARM Limited. All rights reserved. 3-153.2 Memory map optionsSupporting severa

Page 322 - Total 4.5 W

ARM DDI 0287B Copyright © 2004, 2006 ARM Limited. All rights reserved. ixList of TablesARM926EJ-S Development Chip Reference ManualChange history ...

Page 323 - Timing Specification

Memory Map and Memory Configuration 3-16 Copyright © 2004, 2006 ARM Limited. All rights reserved. ARM DDI 0287BFigure 3-5 Memory control signalsARM926

Page 324 - Input signals to

Memory Map and Memory Configuration ARM DDI 0287B Copyright © 2004, 2006 ARM Limited. All rights reserved. 3-173.2.1 TCMThe ARM926EJ-S Development Chi

Page 325 - C.2 AHB bus timing

Memory Map and Memory Configuration 3-18 Copyright © 2004, 2006 ARM Limited. All rights reserved. ARM DDI 0287BFigure 3-6 Default AHB memory map with

Page 326 - C.3 Memory timing

Memory Map and Memory Configuration ARM DDI 0287B Copyright © 2004, 2006 ARM Limited. All rights reserved. 3-19The memory map for control signals CFGB

Page 327 - C.4 Peripheral timing

Memory Map and Memory Configuration 3-20 Copyright © 2004, 2006 ARM Limited. All rights reserved. ARM DDI 0287B3.2.4 Bridge remappingThe default decod

Page 328

Memory Map and Memory Configuration ARM DDI 0287B Copyright © 2004, 2006 ARM Limited. All rights reserved. 3-21If CFGBRIDGEMEMMAP is LOW, however, the

Page 329

Memory Map and Memory Configuration 3-22 Copyright © 2004, 2006 ARM Limited. All rights reserved. ARM DDI 0287BFigure 3-10 shows the normal decoding.F

Page 330

Memory Map and Memory Configuration ARM DDI 0287B Copyright © 2004, 2006 ARM Limited. All rights reserved. 3-23The memory map for bridge remapping is

Page 331

Memory Map and Memory Configuration 3-24 Copyright © 2004, 2006 ARM Limited. All rights reserved. ARM DDI 0287BIf the SSMC is not used, part of the st

Page 332

Memory Map and Memory Configuration ARM DDI 0287B Copyright © 2004, 2006 ARM Limited. All rights reserved. 3-253.2.5 AHB memory alias for low memoryNo

Commentaires sur ces manuels

Pas de commentaire