ARM IM-AD1 Guide de l'utilisateur Page 26

  • Télécharger
  • Ajouter à mon manuel
  • Imprimer
  • Page
    / 92
  • Table des matières
  • MARQUE LIVRES
  • Noté. / 5. Basé sur avis des utilisateurs
Vue de la page 25
Hardware Reference
3-2 Copyright © 2001-2003. All rights reserved. ARM DUI 0163B
3.1 Differences in signal routing between supported logic modules
The Integrator/LM-XCV600E+ and LM-EP20K600E+ logic module types route the
signals from the interface module differently as follows:
The
LM-XCV600E+ is fitted with a Xilinx FPGA and routes the interface module
ABANK[59:0] signals to bank 0 on the FPGA and the BBANK[53:0] signals to
bank 1 on the FPGA.
The LM-EP20K600E+ is fitted with an Altera FPGA and routes the interface
module ABANK[59:0] signals to bank 5 on the FPGA and the BBANK[53:0]
signals to bank 6 on the FGPA.
Note
These pin assignments are contained in the example pin constraints file on the CD
supplied with the interface module.
Vue de la page 25
1 2 ... 21 22 23 24 25 26 27 28 29 30 31 ... 91 92

Commentaires sur ces manuels

Pas de commentaire